Welcome![Sign In][Sign Up]
Location:
Search - Kogge stone adder

Search list

[Windows Develop128bitCLA

Description: 128位CLA 采用kogge-stone tree算法 经modlesim验证正确-128-bit CLA using kogge-stone tree algorithm as the right to verify modlesim
Platform: | Size: 1024 | Author: 韩伟 | Hits:

[VHDL-FPGA-VerilogAdder_Kogge_Stone_32bit_With_Test_Bench

Description: verilog source code and test bench of Adder Kogge Stone 32-Bit
Platform: | Size: 528384 | Author: abanuaji | Hits:

[VHDL-FPGA-Verilogkogg

Description: 40bit kogge stone adder made by woong
Platform: | Size: 4096 | Author: woong | Hits:

[ARM-PowerPC-ColdFire-MIPSPrefix_KoggeStone_32

Description: 经典的kogge-stone加法器结构,32结构,verilog代码-Classic kogge-stone adder structure, 32 structure, verilog code
Platform: | Size: 2048 | Author: wineer | Hits:

[Software Engineering184081165-16-Bit-Wave-Pipelined-Sparse-Tree-RSFQ-

Description: In this system, we discuss the architecture, design, and testing of the first 16-bit asynchronous wave-pipelined sparse-tree superconductor rapid single flux quantum adder implemented using the ISTEC 10 kA/cm 2ADP2.1 fabrication process. Compared to the Kogge–Stone adder, our parallel-prefix sparse-tree adder has better energy efficiency with significantly reduced complexity (at the expense of latency) and almost no decrease in operation frequency. The 16-bit adder core (without SFQ-to-dc and dc-to-SFQ converters) has 9941 Josephson junctions occupying an area of 8.5 mm 2. It is designed for the target operation frequency of 30 GHz with the expected latency of 352 ps at the bias voltage of 2.5 mV. The adder chip was fabricated and successfully tested at low frequency for all test patterns with measured bias margins of +9.8 /− 10.7 .
Platform: | Size: 203776 | Author: Fardeen | Hits:

[VHDL-FPGA-Verilogscsa

Description: Speculative variable latency adders have attracted strong interest thanks to their capability to reduce average delay compared to traditional architectures. This proposes a novel variable latency speculative adder based on Han-Carlson parallel- prefix topology that resulted more effective than variable latency Kogge-Stone topology.
Platform: | Size: 2048 | Author: preethi/charu | Hits:

[Other4bitadderkoggestone

Description: Kogge stone adder implementation in verilog
Platform: | Size: 1024 | Author: mohsin4096 | Hits:

[VHDL-FPGA-Verilogkogge stone adder VHDL code

Description: Generic kogge-stone adder and testbench IN VHDL
Platform: | Size: 223603 | Author: spgp1306 | Hits:

[Otherkogge_stone_adder

Description: kogge stone adder generic..
Platform: | Size: 1024 | Author: GIRISH | Hits:

[Communication-Mobileadder

Description: 用hspice写了一个做了16bit kogge stone四层点操作的树形加法器静态逻辑网表,所有管子的尺寸按照0.25u的尺寸设计挂上测试文件跑以后逻辑没问题,但是按照拉贝尔那本书上讲的关于逻辑努力优化的方法优化,在输入级加了两级buffer,只对最长路径支路尺寸优化(Use HSPICE to write a 16bit kogge made stone four layer tree adder static logic netlist, all pipe sizes according to the size of design 0.25u hang test file to run after the logic is no problem, but in accordance with the method of logic optimization efforts of Labelle's book about the optimization, plus two buffer in the input stage, only the longest path branch size optimization)
Platform: | Size: 10240 | Author: 大法张 | Hits:

[VHDL-FPGA-VerilogParallel Prefix Adders Using VHDL

Description: Parallel Prefix Adders Using VHDL 32-BIT RCA 32-BIT KOGGE STONE ADDER 32-BIT CSA 32-BIT SPANNING TREE ADDER
Platform: | Size: 10990 | Author: gsrwork2017@gmail.com | Hits:

CodeBus www.codebus.net